## Arm Cortex-R Processor Comparison Table

The Cortex-R series of processors deliver fast and deterministic processing and high performance, while meeting challenging real-time constraints in a range of situations. They combine these features in a performance, power and area optimized package, making them the trusted choice in reliable systems demanding high error-resistance.

| Feature                                        | Cortex-R4                          | Cortex-R5                          | Cortex-R7 <sup>†</sup>                   | Cortex-R8                                | Cortex-R52                          | Cortex-R52+                         | Cortex-R82                           |
|------------------------------------------------|------------------------------------|------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------|-------------------------------------|--------------------------------------|
| Instruction Set<br>Architecture                | Armv7-R                            | Armv7-R                            | Armv7-R                                  | Armv7-R                                  | Armv8-R                             | Armv8-R                             | Armv8-R                              |
| Pipeline Depth                                 | 8 stage<br>in-order,<br>dual issue | 8 stage<br>in-order,<br>dual issue | 11 stage<br>out-of-order,<br>superscalar | 11 stage<br>out-of-order,<br>superscalar | 8 stage<br>in-order,<br>superscalar | 8 stage<br>in-order,<br>superscalar | 8 stage<br>in-order,<br>triple issue |
| Address Bits                                   | 32                                 | 32                                 | 32                                       | 32                                       | 32                                  | 32                                  | 40                                   |
| Addressable<br>Memory                          | 4GB                                | 4GB                                | 4GB                                      | 4GB                                      | 4GB                                 | 4GB                                 | 1TB                                  |
| ECC on<br>Memories                             | Yes                                | Yes                                | Yes                                      | Yes                                      | Yes                                 | Yes                                 | Yes                                  |
| MPU or MMU                                     | MPU                                | MPU                                | MPU                                      | MPU                                      | MPU                                 | MPU                                 | Both                                 |
| Maximum<br>MPU Regions                         | 12                                 | 16                                 | 16                                       | 24                                       | 24+24                               | 24+24                               | 32+32                                |
| Symmetric<br>Multi-Processing<br>(SMP) Support | 1 core,<br>No<br>coherency         | 2 core,<br>IO coherency            | Up to MP2                                | Up to MP4                                | Up to UP4,<br>No<br>coherency       | Up to MP4                           | Up to MP8                            |
| Floating Point<br>Unit (FPU)                   | Optional                           | Optional                           | Optional                                 | Optional                                 | Optional                            | Optional                            | Optional                             |
| SIMD (Neon)                                    | No                                 | No                                 | No                                       | No                                       | Optional                            | Optional                            | Optional                             |
| DMIPS/MHz*                                     | 1.67                               | 1.67                               | 2.5                                      | 2.5                                      | 2.04                                | 2.04                                | 3.71                                 |
| CoreMark®/<br>MHz*                             | 3.47                               | 3.47                               | 4.35                                     | 4.62                                     | 4.3                                 | 4.3                                 | 6.28                                 |
| Maximum<br># External<br>Interrupts            | Up to 480                          | Up to 480                          | Up to 480                                | Up to 480                                | Up to 960                           | Up to 960                           | 56K+                                 |
| Bus Protocol                                   | AXI3                               | AXI3                               | AXI3                                     | AXI3                                     | AXI4                                | AXI4                                | AXI5<br>and CHI-E                    |

| Feature                          | Cortex-R4   | Cortex-R5   | Cortex-R7 <sup>†</sup> | Cortex-R8 | Cortex-R52 | Cortex-R52+ | Cortex-R82   |
|----------------------------------|-------------|-------------|------------------------|-----------|------------|-------------|--------------|
| Instruction<br>TCM               | 0-8MB       | 0-8MB       | 0-128KB                | 0-1MB     | 0-1MB      | 0-1MB       | 0, 16KB-1MB  |
| Data TCM                         | 0-8MB       | 0-8MB       | 0-128KB                | 0-1MB     | 0-1MB      | 0-1MB       | 0, 16KB-1MB  |
| Instruction<br>Cache             | 0, 4KB-64KB | 0, 4KB-64KB | 0, 4KB-64KB            | OKB-64KB  | OKB-32KB   | OKB-32KB    | 16KB-128KB   |
| Data Cache                       | 4KB-64KB    | 4KB-64KB    | 4KB-64KB               | OKB-64KB  | OKB-32KB   | OKB-32KB    | 16KB-64KB    |
| L2 Cache                         | N/A         | N/A         | N/A                    | N/A       | N/A        | N/A         | 0, 128KB-4MB |
| Dual Core<br>Lock-Step<br>(DCLS) | No          | Yes         | No                     | No        | Yes        | Yes         | No           |
| Safety<br>Package                | No          | Yes         | No                     | No        | Yes        | Yes         | No           |
| Software Test<br>Library         | No          | Yes         | No                     | No        | Yes        | Yes         | No           |

 $<sup>^{\</sup>dagger}$  Arm products undergo continual development and improvement. The Cortex-R7 processor is no longer available to license and is included here for comparison purposes only.

Cortex-R series processors support compatibility, enabling software reuse and migration as functionality and/or additional processing power is required.

For more information, contact your Arm account manager today or explore the processors in more detail here: developer.arm.com/ip-products/processors/cortex-r



<sup>\*</sup>See individual Cortex-R product pages for further information.